## Week-2 Day-2- Task-1 Submitted by

## Devid Kumar Deka, Disha Shakyawal, Chandan Kumar, Badal Singh, Chhavi Nath, B N Mallikarjuna, Balusu Devashish

| S.No. | Block                                        | Purpose                                                                                                                                                                      | Significance                                                                                                                                               |
|-------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.    | ARM-A15                                      | To handle high-performance computing tasks                                                                                                                                   | Image Processing, Decision Making and Connectivity and Integration with GPS modules, cellular networks, and cloud services.                                |
| 2.    | ARM-M4                                       | Real-time control and handling of safety-critical tasks.                                                                                                                     | Real-Time Control:<br>Emergency braking, and<br>lane-keeping assistance.<br>Integrating data from<br>multiple sensors.                                     |
| 3.    | C66x DSP                                     | Signal Processing, Algorithm<br>Acceleration,<br>Machine Learning and Al<br>Sensor Calibration and Fusion                                                                    | Parallel Processing, Energy efficiency, Scalability and Flexibility, support ML models and Al algorithms, support evolving ADAS features and requirements. |
| 4.    | DDR2/3 32b                                   | Memory Storage and Access,. Data Transfer Efficiency, Compatibility                                                                                                          | Performance Enhancement,<br>Cost-Effectiveness,<br>Versatility and Application                                                                             |
| 5.    | EDMA<br>(Enhanced<br>Direct Memory<br>Acces) | data transfers between peripherals without involving the CPU, EDMA supports multiple simultaneous data transfers                                                             | offloading reduces CPU overhead and allows the CPU cores to focus on executing critical tasks such as image processing.                                    |
| 6.    | Vision<br>AccelerationPac<br>Up to quad EVEs | Object detection, classification, tracking, and image processing algorithms crucial for real-time decision making in ADAS. parallel processing of multiple vision algorithms | Enhanced Safety Features<br>Scalability and Flexibility<br>Industry Standards and<br>Integration                                                           |

| S.No. | Block                           | Purpose                                                                                                              | Significance                                                                                                                                       |
|-------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7.    | DDR2/3 32b w/<br>ECO            | Memory Storage and Access,<br>Energy Efficiency and Reduced<br>Power Consumption,<br>Environmental Considerations    | Performance and Reliability,<br>Sustainability and Corporate<br>Social Responsibility (CSR),<br>Cost Savings                                       |
| 8.    | Watchdog Timer<br>(WDT)         | WDT's main function are Fault<br>Detection and Recovery, System<br>Integrity Maintenance,<br>Preventing System Hangs | System Reliability and<br>Safety, Monitoring System<br>Health                                                                                      |
| 9.    | Connectivity and I/O            | To connect the SoC with other part of car                                                                            | It offers UART, I2C,SPI etc. communication protocol. It also offers GPMC for external memory interfacing, McASP for DSP and multiplexed streaming. |
| 10.   | Graphics Engine<br>SGX544       | Efficient power management and image quality improvement                                                             | Popular graphics support<br>and compute standards as<br>OpenGL ES 2.0,<br>DirectX9_3, Renderscript<br>and Filterscript.                            |
| 11.   | Video frontend                  | Capturing,processing and converting signals from various camera and sensors in vehicle                               | Contains ADC,video signal processing,image sensor interface,data compression,synchronizatio n,image scaling and resampling                         |
| 12.   | Video Codec<br>Accelator IVA HD | RVC or Animation in one single Jacinto/TDA                                                                           | Uses open source gstreamer framework for any multimedia player use case.                                                                           |
| 13.   | Overlay                         | Information Layering:<br>Contextual Display<br>Enhanced Perceptio                                                    | Safety Enhancements<br>Navigation Aid<br>Driver Assistance<br>Personalization                                                                      |
| 14.   | DVOUT HDMI                      | Digital Transmission, High Definition, Compatibility                                                                 | Quality and Clarity, Single Cable Solution, Versatility                                                                                            |
| 15.   | Display<br>Subsystem            | Overlay Functionality, Graphics (GFX) Pipeline, Video Pipeline                                                       | Integration of real-time data and visual feedback, supports complex rendering tasks.                                                               |
| 16.   | System mailbox                  | Ipc,task synchronization,data exchange between components                                                            | Contains control structures for data management,                                                                                                   |

| S.No. | Block | Purpose | Significance                                             |
|-------|-------|---------|----------------------------------------------------------|
|       |       |         | synchronization<br>mechanisms for multiple<br>processing |